@article{oai:u-ryukyu.repo.nii.ac.jp:02005166, author = {比嘉, 広和 and 瑞慶覧, 長定 and 島袋, 勝彦 and Higa, Hirokazu and Zukeran, Chotei and Shimabukuro, Katsuhiko}, issue = {57}, journal = {琉球大学工学部紀要}, month = {Mar}, note = {Recently one of the most important problems is the pin limitations in the integrated circuits. Multiplevalued logic has attracted for solution of the problem. because for the same amount of information transfer, the total number of pins required in the multiple-valued integrated circuit chip is much less than that of an binary integrated. In this paper, we discuss synthesizing quaternary VT-gate networks. (VT-gate has variable threshold) An implicant in the function plays important role when synthesizing VT-gate networks. Because we can reduce the number of VT-gates in the networks by utilizing implicant. We apply a candidate for implicant in eval function and show good result was obtained., 紀要論文}, pages = {59--63}, title = {4値VTゲート回路網の合成}, year = {1999} }